你的职责
The Senior Principal Mixed-Signal Verification Engineer leads and mentors a distributed team of Mixed Signal Verification Engineers, ensuring technical excellence, consistent methodologies and continuous people development and knowledge sharing across all sites. Manages internal teams and external design house partners, balancing workloads, scaling resources and ensuring predictable execution in environments with fluctuating demand. Acts as the primary interface for R&D leaders, Project Managers, and Technical Leads, driving planning, task sequencing, risk mitigation and resource allocation for all verification activities. Owns and drives the AMS/DMS verification methodology and long term roadmap, ensuring alignment of tools, flows, standards and strategic technology decisions throughout the organization.
- Develops and leads the maintenance of high quality AMS/DMS behavioral models and reusable model libraries (EEnet/UDN), defining modeling standards and ensuring consistency across products
- Runs DMS simulations and correlates them with transistor level Spectre results, performing root cause analysis, refining models, and using analog judgment to distinguish real circuit issues from modeling limitations
- Builds, extends, and maintains DMS verification environments using SystemVerilog and UVM MS, including testbenches, mixed signal assertions, critical scenarios, and coverage. Also designs and maintains the mixed signal regression infrastructure (capacity, debugging, failure analysis)
- Executes verification across PVT variations and interprets corner results effectively
- Automates simulation execution, data analysis, correlation, and reporting using Python to improve efficiency and traceability
- Analyzes schematics, predicts circuit behavior, and solves complex analog or mixed signal problems independently
- Defines AMS/DMS coverage metrics and formal sign off criteria, including coverage closure, transistor level correlation, interface validation, and specification compliance
- Collaborates effectively with Digital Design, SoC Verification, Firmware, and Architecture teams to ensure proper functional integration and interface consistency




















